Part Number Hot Search : 
UD0018 MMA745 AS001 FMMV2101 A1281 11003 0509S IW4050B
Product Description
Full Text Search
 

To Download M52342SP Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC DESCRIPTION
The M52342SP is IF signal-processing IC for VCRs and TVs. It enable the PLL detection system despite size as small as that of conventional quasi-synchronous VIF/SIF detector, IF/RF AGC, SIF limiter, FM detector, QIF AGC and EQ AMP.
RF AGC DELAY AFT OUT 1 2 3 4 5 6 7 8 9 20 EQ F/B 19 APC FILTER 18 VIDEO OUT 17 Vreg. OUT 16 VCO COIL 15 VCO COIL 14 Vcc 13 QIF OUT 12 AFT SW/NPSW 11 LIMITER IN
PIN CONFIGURATION (TOP VIEW)
FEATURES
RF AGC OUT VIF IN VIF IN GND QIF DET IN IF AGC FILTER NFB
* * * * *
Video detection output is 2VP-P. It has built-in EQ AMP. The package is a 20-pin shrink-DIP, suitable for space saving. The video detector uses PLL for full synchronous detection circuit. It produces excellent characteristics of DG, DP, 920kHz beat, and cross color. Dynamic AGC realizes high speed response with only single filter. Video IF and sound IF signal processings are separated from each other. VCO output is used to obtain intercarrier. This PLLSPLIT method and built-in QIF AGC provide good sound sensitivity and reduces buzz. As AFT output voltage uses the APC output voltage, VCO coil is not used. Audio FM demodulation uses PLL system, so it has wide frequency range with no external parts and no adjustment.
M52342SP
AUDIO OUT 10
* *
Outline 20P2N-A
APPLICATION
TV sets, VCR tuners
RECOMMENDED OPERATING CONDITION
In case of VCC and Vreg. out short Supply voltage range....................................................4.75 to 5.25V Recommended supply voltage...................................................5.0V Incase of Vreg. out open Supply voltage range......................................................8.5 to 12.5V
BLOCK DIAGRAM
APC FILTER Vreg. OUT VCO COIL VIDEO OUT VCO COIL 19 18 17 16 15 QIF OUT LIMITER IN AFT SW/NPSW 13 12 11
EQ F/B 20
Vcc 14 Vcc REG
VCO AFT
Inter
Split
LIM AMP
QIF DET EQ AMP VIDEO DET QIF AGC APC QIF AMP FM DET
RF AGC IF AGC VIF AMP AF AMP
1
2
3
4
5 VIF IN
6 GND
7
8
9
10 AUDIO OUT
RF AGC DELAY RF AGC OUT AFT OUT VIF IN
QIF DET IN NFB IF AGC FILTER
1
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC ABSOLUTE MAXIMUM RATINGS (Ta=25C, surge protection capacitance 200pF resistance 0 , unless otherwise noted)
Symbol VCC Vreg. OUT Pd Topr Tstg Surge Parameter Supply voltage1 Supply voltage Vreg. OUT Power dissipation Operating temperature Storage temperature Surge voltage resistance Condition VCC and Vreg. out is not connected to each other. VCC and Vreg. out is not connected to each other. Ratings 13.2 6.0 1524 -20 to +75 -40 to +150 200 Unit V V mW C C V
AMBIENT OPERATING CONDITION (Ta=25C, unless otherwise noted)
Supply voltage In case of VCC and Vreg. out short In case of Vreg. out open Supply voltage range 4.75 to 5.25V 8.5 to 12.5V Recommended supply voltage 5.0V -
ELECTRICAL CHARACTERISTICS (VCC=5V, Ta=25C, unless otherwise noted)
Symbol VIF section ICC1 ICC2 VCC2 V18 Vo det
Video S/N
Parameter
Test circuit
Test point
Input point
Input SG
Measurement condition switches set to position 1 unless V7 V8 V12 otherwise indicated
External power supply
Limits Min. Typ. Max.
Unit
Circuit current1 VCC=5V Circuit current2 VCC=12V Vreg voltage Video output DC voltage Video output voltage Video S/N Video band width Input sensitivity Maximum allowable input AGC control range input IF AGC voltage Maximum IF AGC voltage Minimum IF AGC voltage Maximum RF AGC voltage Minimum RF AGC voltage RF AGC operation voltage Capture range U Capture range L Capture range T AFT sensitivity
1 1 1 1 1 1 1 1 1
-
A A TP17
VIF IN VIF IN -
SG1 SG1 - - SG1 SG2 SG3 SG4 SG5
-
- - - - - - - - - - - - - -
- - - 0 - -
Vari able
5 5 5 - - - - - - - - - - -
VCC=5V SW17=1, SW14=2 VCC=12V SW14=SW17=2 VCC=12V SW7=2 SW8=2 SW18=2 SW8=2
33 33 4.60 3.2 1.8 51 7.0 - 101 50 2.9 4.0 2.2 4.2 8.0 11.0 - - - 89 1.0 1.8 3.1 20
46 46 4.95 3.5 2.1 56 9.0 48 105 57 3.2 4.4 2.4 4.7 8.9 11.9 0.1 0.2 0.2 92 1.7 2.4 4.1 30
59 59 5.30 3.8 2.4 - - 52 - - 3.5 - 2.6 - - - 0.5 0.7 0.7 95 - - - 60
mA mA V V VP-P dB MHz dB dB dB V V V
TP18A - TP18A VIF IN TP18B VIF IN TP18A VIF IN TP18A VIF IN TP18A VIF IN
- -
BW VIN MIN VIN MAX GR V8 V8H V8L
- - - - - - -
1 1 1
TP8 TP8 TP8
VIF IN
-
SG6
-
VIF IN
SG7
V3H
1
TP3
VIF IN
SG6
(VCC=9V) (VCC=12V) (VCC=9V) (VCC=12V)
V
V3L
1
TP3
VIF IN
SG7
- - - - - -
- -
- -
V dB MHz MHz MHz mV/kHz
V3 CL-U CL-L CL-T
1 1 1 1 1
TP3
VIF IN
SG8
TP18A VIF IN SG9 TP18A VIF IN SG9 - - - TP2 VIF IN SG10
-- -- -- - 3.3
2
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC
ELECTRICAL CHARACTERISTICS (cont.)
Symbol Parameter Test circuit Test point Input point Input SG Measurement condition switches set to position 1 unless V7 V8 V12 otherwise indicated
External power supply
Limits Min. 3.85 7.7 10.7 - - - 2.2 4.1 5.5 2.2 4.1 5.5 35 - - 0.85 - - Typ. 4.15 8.1 11.1 0.7 0.7 0.7 2.5 4.5 6.0 2.5 4.5 6.0 40 2 2 1.15 1.2 5 Max. - - - 1.2 1.2 1.2 2.8 4.9 6.5 2.8 4.9 6.5 - 5 5 1.45 - -
Unit
V2H
AFT maximum voltage
1
TP2
VIF IN SG10
-
- 3.3 (VCC=9V) (VCC=12V) - 3.3 (VCC=9V) (VCC=12V) -
1.65
V
V2L
AFT minimum voltage
1
TP2
VIF IN SG10
-
V
AFT def1
AFT defeat 1
1
TP2
VIF IN SG10
-
(VCC=9V) (VCC=12V)
V
AFT def2 IM DG DP V18 SYNC RINV CINV SIF section QIF1 QIF2 Vos V1 VoAF1 VoAF2 THD AF1 THD AF2 LIM1 LIM2
AFT defeat 2 Inter modulation Differential gain Differential phase Sync. tip level VIF input resister VIF input capacitance
1 1 1 1 1 2 2
TP2
VIF IN SG10
TP18A VIF IN SG11 TP18A VIF IN SG12 TP18A VIF IN SG12 TP18A VIF IN TP4 TP4 VIF IN QIF IN VIF IN QIF IN VIF IN SIF IN SIF IN SIF IN SG2 SG13 SG2 SG14 SG15 SG20 SG16 SG21 SG2
- 4.6 (VCC=9V) (VCC=12V) Vari - able - SW8=2 - - - - - - - - -
-
V dB % deg V k pF dB dB dB V mVrms mVrms % % dB dB dB dB dB dB k pF V
QIF output 1 QIF output 2 SIF detection output AF output DC voltage AF output (4.5MHz) AF output (5.5MHz) AF output distortion (4.5MHz) AF output distortion (5.5MHz) Limiting sensitivity (4.5MHz) Limiting sensitivity (5.5MHz)
1 1 1 1 1 1 1 1 1 1 1 1 1 1 2 2 1
TP13 TP13 TP13 TP10 TP10 TP10
- - 0 - - - - - - - - - - -
- - - - - - - - - - - - - -
- - 5 5 5 0 5 0 5 0 5 0 5 0 SW7=2
94 94 94 1.6 320 255 - - - - 55 55 55 55 - - SW7=2 -
100 100 100 2.2 560 450 0.2 0.2 42 42 62 64 62 64 1.5 4 0.7
106 106 106 2.8 800 645 0.9 0.9 55 55 - - - - - - 1.0
TP10 SIF IN SG16 TP10 SIF IN SG21 TP10 SIF IN TP10 SIF IN TP10 TP10 TP10 TP10 TP7 TP7 TP7 SIF IN SIF IN SIF IN SIF IN SG17 SG19 SG22 SG24 SG18 SG23 SG20 SG25
AMR1 AM rejection (4.5MHz) AMR2 AM rejection (5.5MHz) AF S/N 1 AF S/N (4.5MHz) AF S/N 2 AF S/N (5.5MHz) RINS SIF input resistance CINS SIF input capacitance Control section CQIF QIF control
-
-
Vari able
-
-
PIN12 VOLTAGE CONTROL
Pin12 voltage (V) 0 to 0.6 0 to 2.3 1.0 to 2.3 2.7 to 4.0 2.7 to 5.0 4.4 to 5.0 AF PAL NTSC AFT NORMAL DEFEAT NORMAL DEFEAT
3
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC ELECTRICAL CHARACTERISTICS TEST METHOD
Video S/N Input SG2 into VIF IN and measure the video out (Pin 18) noise in r.m.s at TP18B through a 5MHz (-3dB) L.P.F. 0.7xVo det NOISE
V3 RF AGC operating voltage Input SG8 into VIF IN, and gradually reduce Vi and then measure the input level when RF AGC output TP3 reaches 1/2 VCC, as shown below.
TP3 Voltage V3H
S/N=20 log
(dB)
BW Video band width 1. Measure the 1MHz component level of EQ output TP18A with a spectrum analyzer when SG3 (f2=57.75MHz) is input into VIF IN. At that time, measure the voltage at TP8 with SW8, set to position 2, and then fix V8 at that voltage. 2. Reduce f2 and measure the value of (f2-f0) when the (f2-f0) component level reaches -3dB from the 1MHz component level as shown below.
TP18 Vi V3L Vi (dB) 1/2VCC
CL-U Capture range 1. Increase the frequency of SG9 until the VCO is out of lockedoscillation. 2. Decrease the frequency of SG9 and measure the frequency fU when the VCO locks. CL-U=fU-58.75 (MHz) CL-L Capture range 1. Decrease the frequency of SG9 until the VCO is out of lockedoscillation.
1MHz BW ( f2 - f0 )
-3dB
2. Increase the frequency of SG9 and measure the frequency fL when the VCO locks. CL-L=58.75-fL (MHz)
VIN MIN Input sensitivity Input SG4 (Vi=90dB) into VIF IN, and then gradually reduce Vi and measure the input level when the 20kHz component of EQ output TP18A reaches -3dB from Vo det level.
CL-T Capture range CL-T=CL-U+CL-L (MHz) AFT sensitivity, V2H Maximum AFT voltage, V2L Minimum AFT
VIN MAX Maximum allowable input 1. Input SG5 (Vi=90dB) into VIF IN, and measure the level of the 20kHz component of EQ output. 2. Gradually increase the Vi of SG and measure the input level when the output reaches -3dB. GR AGC control range GR=VIN MAX-VIN MIN (dB)
voltage 1. Input SG10 into VIF IN , and set the frequency of SG10 so that the voltage of AFT output TP2 is 3V. This frequency is named f(3). 2. Set the frequency of SG10 so that the AFT output voltage is 2V. This frequency is named f (2)
4
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC
3. IN the graph, maximum and minimum DC voltage are V2H and V2L, respectively.
TP2 Voltage
AF S/N 1. Input SG20 (SG25) into SIF input, and measure the output noise level of AF output TP1. This level is named VN. 2. S/N is; S/N=20log VoAF (mVr.m.s) VN (mVr.m.s) (dB)
3V
V2H 2V
CQIF QIF control Lower the voltage of V7, and measure the voltage of V7 when DC voltage of TP13 begins to change.
V2L f (3) 1000 (mV) f (2) - f (3) (kHz) (mV/kHz) f (2) f (MHz)
THE NOTE IN THE SYSTEM SETUP
M52342SP has 2 power supply pins of Vcc (pin 14) and Vreg. OUT (pin 17). Pin 14 is for AFT output, RF AGC output circuits and 5V regulated power circuit and Pin 17 is for the other circuit blocks. In case M52342SP is used together with other ICs like VIF operating at more than 5V, the same supply voltage as that of connected ICs is applied to VCC and Vreg. Out is opened. The other circuit blocks, connected to Vreg. OUT are powered by internal 5V regulated power supply. In case the connecting ICs are operated at 5V, 5V is supplied to both VCC and Vreg.OUT.
=
IM Intermodulation 1. Input SG11 into VIF IN, and measure EQ output TP18A with an oscilloscope. 2. Adjust AGC filter voltage V8 so that the minimum DC level of the output waveform is 1.0V. 3. At this time, measure, TP18A with a spectrum analyzer. The intermodulation is defined as a difference between 920kHz and 3.58MHz frequency components. LIM Limiting sensitivity 1. Input SG17 (SG22) into SIF input, and measure the 400Hz component level of AF output TP10. 2. Input SG19 (SG24) into SIF input, and measure the 400Hz component level of AF output TP10. 3. The input limiting sensitivity is defined as the input level when a difference between each 400Hz components of audio output (TP10) is 30dB, as shown below.
Audio output (mVrms) 30dB Audio output while SG19 (SG24) is input
LOGIC TABLE
AF 10k "H" 10k "L" 20k "H" 20k "L" 20k "H" 20k "L" NTSC PAL AFT DEFEAT NORMAL DEFEAT NORMAL
Audio output while SG17 (SG22) is input
(dB)
SIF input
AMR AM Rejection 1. Input SG18 (SG23) into SIF input, and measure the output level of AF output TP10. This level is named VAM. 2. AMR is; AMR=20log VoAF (mVr.m.s) VAM (mVr.m.s) (dB)
5
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC INPUT SIGNAL
SG No. 1 2 3 4 5 6 7 8 9 10 11 Signals (50 termination) f0=58.75MHz AM20kHz 77.8% 90dB f0=58.75MHz 90dB CW f1=58.75MHz 90dB CW (Mixed signal) f2=Frequency variable 70dB CW (Mixed signal) f0=58.75MHz AM20kHz 77.8% level variable f0=58.75MHz AM20kHz 14.0% level variable f0=58.75MHz 80dB CW f0=58.75MHz 110dB CW f0=58.75MHz CW level variable f0=Variable AM20kHz 77.8% 90dB f0=Variable 90dB CW f1=58.75MHz 90dB CW (Mixed signal) f2=55.17MHz 80dB CW (Mixed signal) f3=54.25MHz 80dB CW (Mixed signal) f0=58.75MHz 87.5% TV modulation ten-step waveform Sync tip level 90dB f1=54.25MHz 95dB CW f1=54.25MHz 75dB CW f1=58.75MHz 90dB CW (Mixed signal) f2=54.25MHz 70dB CW (Mixed signal) f0=4.5MHz 90dB FM400Hz25kHz dev f0=4.5MHz FM400Hz25kHz dev level variable f0=4.5MHz 90dB AM400Hz 30% f0=4.5MHz CW level variable f0=4.5MHz 90dB CW f0=5.5MHz 90dB FM400Hz50kHz dev f0=5.5MHz FM400Hz50kHz dev level variable f0=5.5MHz 90dB AM400Hz 30% f0=5.5MHz CW level variable f0=5.5MHz 90dB CW
TYPICAL CHARACTERISTICS
THERMAL DERATING (MAXIMUM RATING)
1750
POWER DISSIPATION Pd (mW)
1524 1500 1250 1000 750 500 250 0 -20 914
0
25
50
75
100
125
150
12 13 14 15 16 17 18 19 20 21 22 23 24 25
AMBIENT TEMPERATURE Ta (C)
6
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC APPLICATION EXAMPLE 1
SW14 TP18B L TP18A P F SW18 1 62 0.47 82p 20 19 18 390k 17 16 15 14 Vcc REG VCO AFT QIF DET EQ AMP VIDEO DET QIF AGC APC QIF AMP FM DET Inter Split LIM AMP 13 12 2 made by Toko 5549 33 TP13 V12 TP12 0.01 1 1 A VCC
SW17
2
2 SIF IN
51
11
RF AGC IF AGC VIF AMP AF AMP
1 30k 20k TP1
2
3 TP3 39k
4 1:1
5
6
7 TP7
8 TP8
9 2.4k 10 SW8 1
10 7.5k TP10 0.01
SW7 0.47 0.01 1 2 V7 2 V8 51 VIF IN
VCC 150k TP2 150k
51
Capacitors without an assignment are 0.01F. The Measuring Circuit 1 is Mitsubishi standard evaluation fixture.
Units Resistance : Capacitance : F
7
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC APPLICATION EXAMPLE 2
20
19
18
17
16
15
14 Vcc REG
13
12
11
VCO AFT
Inter
Split
LIM AMP
QIF DET EQ AMP VIDEO DET QIF AGC APC QIF AMP FM DET
RF AGC IF AGC VIF AMP AF AMP
1
2
3
4 TP4
5
6
7 TP7
8
9
10
HI RX meter LO
HI RX meter LO
All capacitor is 0.01F, unless otherwise specified.
8
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC Pin 1 (RF AGC DELAY)
VCC
An applied voltage to the pin1 is for changing a RF AGC delay point. In the 3-in-1 type application, the regulated output from the regulator is suitable for a power supply (Vcc) to it, because there may be difference between the tuner and main board supply. TV tuner, VIF demodulator and RF modulator are togetherin one package.
1
Pin 2 (AFT OUTPUT)
Since an AFT output is provided by a high impedance source, the detection sensitivity can be set by an external resistor. The muting operation will be on in following two cases; 1) the APC is out of locking, 2) the video output becomes small enough in a weak electric field.
VCC (supply to a tuner) The maximum outflow current is 0.2 mA.
2
Tuner Vcc [V2] Vcc 2 (in open-loop condition)
The maximum inflow current is 0.2 mA.
0
[fo]
Pin 3 (RF AGC OUTPUT)
A current mode output is available in the reverse AGC operation. The fluctuation of a bottom voltage is made small by loading higher impedance for a deep saturation.
VCC (supply to a tuner) VCC (supply voltage to a tuner)
3
Tuner [V3] weak electric field
(in open-loop condition)
The maximum inflow current is 0.2 mA.
strong electric field
0
[IF input]
Note: Connecting a nonpolarity capacitor of 1F between pin1 and pin 3 improves AGC operating speed. In that case, the capacitors between pin1/pin3 and ground should be removed.
9
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC Pin 4, Pin 5 (VIF INPUT)
It should be designed considering careful impedance matching with the SAW filter.
Bias
5
SAW
4
1.2k 1.2k
terminal voltage : 1.45V
Pin 6 (GND)
6
It is GND pin (only one GND pin in this IC).
Pin 7 (QIF INPUT, INTER SW)
terminal voltage : 2.4V 5k
7
SAW
Bias 1.5k 1.5k Inter Inter/Split
The input impedance is 1.5k. In the intercarrier system application, the intercarrier output is available in pin 13 by connecting pin 7 to ground.
Pin 7 (QIF INPUT, INTER SW)
VCC
In spite of the 1-pin filter configuration, 2-pin filter characteristics are available by utilizing the dynamic AGC circuit.
[V8]
8
1k
0
weak electric field [IF input]
strong electric field
10
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC Pin 9 (AUDIO F/B)
terminal voltage : 2.1V
9
5k 5k
The FM detector can respond to several kinds of SIF signals without an adjustment and external components by adopting the PLL technique. It also is in compliance with the multi-SIF by selecting an appropriate deemphasis and audio output amplifier using the pin12 switch. The capacitor between pin 9 and 10, which fixes the deemphasis characteristics, can be determined considering the combination of an equivalent resistance of the IC and this capacitor itself.
Pin 10 (AF OUTPUT)
In the 4.5MHz application, the internal voltage gain is increased by 6-dB in comparison with the other applications and then the signals are delivered through an emitter follower.
10
terminal voltage : 2.2V
Pin 11 (LIMITER INPUT)
Bias
11
8k 8k
The input impedance is 8k.
Pin 12 (AFT SW, NP SW)
SIF4.5MHz : H Others :L 10k 2k
12
It works as a switch by connecting the resistor to 5V(High) of GND(Low), alternately.
VCC (5V) 10k H 20k H L H L AF AMP 4.5MHz 4.5MHz OTHER OTHER AFT DEFFET NORMAL DEFFET NORMAL Pin 12 applied voltage 4.4 to 5.0V 2.7 to 4.0V 1.0 to 2.3V 0 to 0.6V
22k AFT Defeat :H AFT ON :L
H L L
The terminal voltage is set by the external resistors because of an open base input.
11
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC Pin 13 (QIF OUTPUT / INTER OUTPUT)
terminal voltage : 2.45V
13
driving current : 0.5mA
In both the split and intercarrier system, the carrier signal to SIF provided from pin 15 through an emitter follower.
Pin 14 (VCC)
VCC
14
The recommended supply voltage is 5V or 9 to 12V. In the case of 5V supply, it should be tied to pin 17. In the case of 9 to 12V supply, a regulated output of 5V are available in pin 17.
Pin 15, Pin 16 (VCO COIL)
850
850
15 16
466
466
Connecting a tuning coil and capacitor to these pins enables an oscillation. The tuning capacitor of about 30pF is recommended. The oscillation frequency is tuned in f0. In the actual adjustment, the coil is tuned so that the AFT voltage is reached to Vcc/2 with f0 as an input. The printed pattern around these pins should be designed carefully to prevent an pull-in error of VCO, caused by the leakage interference from the large signal level oscillator to adjacent pins. The interconnection should be designed as short as possible. In case the printed pattern has the interference problem, a capacitor of about 1pF is connected between pin 15 or 16 and GND so as to cancel the interference and keep enough pull-in range even in a weak electric field.
Pin 17 (REG. OUTPUT)
17
12.1k
It is a regulated 5V output which has current drive capability of approximately 15 mA.
3.8k
12
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC Pin 18 (VIDEO OUTPUT)
An output amplitude is positive 2Vp-p in the case of 87.5% video modulation.
18
internal driving current : 3mA
1.1VO-P
Pin 19 (APC FILTER)
In the locked state, the cut-off frequency of the filter is adjusted effectively by an external resistor so that it will be in the range of around 30 to 200kHz. In case the cut-off frequency is lower, the pull-in speed becomes slow. On the other hand, a higher cut-off frequency widen the pull-in range and band width, which results in a degradation in the S/N ratio. So, in the actual TV system design, the appropriate constant should be chosen for getting desirable performance considering above conditions.
Bias 12k
19
[V19]
[Pin 19 output]
3.4VO-P [FM mod. frequency] fo [IF input frequency] 100kHz
Pin 20 (EQ F/B)
Both the external coil and capacitor determine the frequency response of EQ output. The series connected resistor is for damping.
20
16.8k 500 3.1k
3.9k
1.1VO-P
13
MITSUBISHI ICs (TV)
M52342SP
PLL-SPLIT VIF/SIF IC
FM DET
VCO
5k 5k
+ -
11 limiter input
9 F/B Filter
10 Audio output
The input intercarrier signal from pin 11 is applied to the FM detector after amplifying in the limiting amplifiers. A quadrature demodulation is done between a VCO output generated internally and an intercarrier signal, and then the detector output is returned to the VCO through the LPF. These functional blocks, the FM detector, LPF and VCO, form the PLL circuit so that the VCO frequency is locked to the intercarrier signal. The LPF output is available in pin 10 after passing through the AF amplifier.
14


▲Up To Search▲   

 
Price & Availability of M52342SP

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X